

# SN9C292B Firmware Analysis Consolidated Report

# 1. Firmware Code Obfuscation Techniques

## 1.1 Memory Layout Tricks

- Intermixed Code and Data (Confirmed): The SN9C292B firmware arranges some jump tables and code in a non-linear fashion, mixing branch pointers with actual instructions to obscure the control flow  $^{1}$ . For example, the main dispatch table at 0x1073 is not a simple sequence of jump addresses; it contains in-line instructions and short jumps (SJMP) that redirect execution flow  $^{1}$ . This layout makes it harder to follow logic in static disassembly, as some entries execute code that then jumps to common routines or bypasses sections. Notably, one table entry at 0x10BE contains an SJMP to 0x110F, and another at 0x10C4 jumps to 0x1115, demonstrating that the table embeds conditional branches rather than just constants  $^{2}$ .
- Self-Loop "Trap" Instructions (Confirmed): Scattered through the firmware are intentional infinite loops that serve as fail-safe traps or integrity hold points 3. These appear as single-instruction loops (e.g., SJMP \$ at addresses 0x29D8), 0x3362, 0xF018, 0xF57B) that the code will jump into if something goes wrong (such as a validation failure) 3. Placing these loops in memory can be seen as an obfuscation or protection trick they consume space and act as execution guards, and any unintended fall-through into these addresses will hang the processor (preventing further damage or exploitation). Their presence confirms the firmware has deliberate "safe harbor" loops to catch invalid execution paths (e.g., integrity check failures fall into 0xF018) as discussed later).
- Unusual Memory Addressing (Partially Confirmed): The firmware uses high XDATA addresses for certain features, which is atypical and may be intended to confuse analysis. For instance, the On-Screen Display (OSD) control bytes reside at **0xE24-0xE27** in XDATA memory a higher range not immediately obvious as OSD-related (previous SONiX chips used lower addresses like 0x0B75) <sup>4</sup>. The use of these higher addresses could be a form of layout trick to hide important flags among other data. While we have confirmed the addresses and their usage, the motive (obfuscation vs. hardware mapping) is **speculative**. It's possible this is simply the hardware design, but it incidentally makes the firmware less transparent to those expecting the older address scheme (Speculative).

## 1.2 Indirect Branching and Computed Jumps

• Computed Jump Table (Confirmed): The firmware employs indirect branching to dispatch commands, which is a classic obfuscation technique on 8051 architecture. At address 0x29D3 the code loads a pointer (MOV DPTR,#0x1073), and then executes JMP @A+DPTR 5. This means the actual execution address is determined by the value in accumulator A added to base address 0x1073. The table starting at 0x1073 contains bytes that direct the jump to various handlers. This technique hides direct call references – instead of a clear call or jump to a subroutine, the destination is calculated at runtime. We have confirmed this mechanism by

disassembling the table: the content at 0x1073 includes legitimate instructions and jump opcodes, not just a list of addresses <sup>1</sup>. Indirect branching forces an analyst to reconstruct the jump table logic to understand command routing, thereby raising the reverse-engineering difficulty.

- Obfuscated Call Sequences (Confirmed): Within the computed jump island, we observe that some entries perform a short routine or call before continuing. For example, one entry at 0x1081 executes an LCALL 0x0EE0 (a subroutine call) in-line 6, and then subsequent bytes eventually lead to a jump out. Another entry performs an AJMP or ACALL to a location that appears to be calculated (e.g., an entry uses bytes E0 54 01 FF 90... which includes an ACALL to an address involving 0xFF90) 7. These in-line calls within the jump table mean that the dispatch does more than a straight jump it may set up state or check conditions before reaching the final handler. This is **confirmed** by the presence of multiple call/jump opcodes in the table dump (not just one per entry) 1. The effect is that the actual branch target might depend on intermediate logic, adding another layer of obfuscation to the firmware's control flow.
- Execution Order Variability (Speculative): The combination of computed jumps and embedded code can be seen as a *rolling execution* style the exact sequence of instructions executed for a given command can "roll" through different memory locations unpredictably. While not a self-modifying code in the classical sense, this technique means the firmware's execution path isn't linear or fixed in firmware image order. It's **speculated** that this design, possibly combined with data-driven jumps, makes static analysis difficult and could thwart simple code injection (any unexpected values in the index A could send execution into a sink loop). We label this speculative because the full range of indices and paths is still being mapped (the team produced a CSV map of the 0x1073 island to understand these paths 1).

#### 1.3 Rolling Code Use

- **Device-Specific Code Words (Speculative):** The term "Rolling Code" in the context of SONiX 8-bit microcontrollers refers to a feature where a unique code (a few words of data) is programmed into each MCU's code space for security (e.g., anti-cloning or identification) <sup>8</sup>. According to SONiX documentation, a rolling code can be up to 4 words long and *must reside at an odd address* in program memory <sup>9</sup>. This mechanism is intended for one-time-programmable (OTP) MCUs and can be used as an anti-theft or anti-copy measure (for example, each device gets a different code so that firmware dumps aren't directly interchangeable) <sup>8</sup>.
- Presence in SN9C292B Firmware (Speculative): It remains speculative whether the SN9C292B firmware uses the rolling code feature. The firmware dump we analyzed is from an external SPI flash (not OTP), and so far we have not identified a distinct "unique code" region that obviously differs between devices. No explicit references to a rolling-code routine or a known storage pattern for a unique key have been confirmed in disassembly. However, given the capability, it's possible the firmware or the boot ROM checks for a device-specific value (perhaps stored in a particular flash location or in internal ROM). If present, this would act as an obfuscation/antitamper technique: a patch applied to one device might not work on another unless the rolling code is preserved or adjusted. As of now, we consider rolling code usage unconfirmed. Speculative findings from documentation suggest constraints (max 4 words, odd address) that we would need to look for in the binary if we suspect a rolling code is in use 9. To date, no such pattern has been identified (the team did not report any obvious per-unit differences in the firmware bytes).

## 2. OSD Control and Persistence

#### 2.1 OSD Memory-Mapped Flags and Handlers

- **OSD Flag Addresses (Confirmed):** The firmware stores the On-Screen Display status and control flags in XDATA memory at addresses **0xE24, 0xE25, 0xE26, 0xE27** <sup>4</sup> . This "OSD quartet" was identified by scanning for instructions that load DPTR with those addresses. Confirmed instances include code around <code>0xADBE</code> <code>0xAE74</code> which repeatedly uses <code>MOV DPTR,#0xE24</code> (and one instance with <code>#0xE27</code>) when handling OSD-related commands <sup>10</sup> <sup>11</sup> . This firmly establishes that <code>0xE24-0xE27</code> are the bytes in memory that govern the OSD feature (e.g. enabling/disabling the timestamp overlay).
- **OSD Update Routine (Confirmed):** A specific helper subroutine at **0xBB73** is responsible for initializing or resetting part of the OSD flags 12. Disassembly shows:

```
0xBB73: MOV DPTR,#0xE24
0xBB76: MOV A,#0xFF
```

<code>0xBB78: MOVX @DPTR,A</code> ; write <code>0xFF</code> to <code>XDATA 0xE24</code>

0xBB79: INC DPTR ; DPTR -> 0xE25

0xBB7A: RET

This means the routine at 0xBB73 writes **0xFF** into address 0xE24, then returns 12. Writing 0xFF to the first OSD byte could be a way of clearing or flagging the OSD status (for instance, 0xFF might indicate an "uninitialized" or disabled state, depending on how the firmware interprets it). We also see code paths where after setting DPTR to 0xE24, the firmware *calls* this helper, and then continues to manipulate the next bytes: for example, at 0xADD7 it does MOV DPTR,#0xE24; LCALL 0xBB73 (thus writing 0xFF to 0xE24) 13. Another path at 0xAE74 sets DPTR,#0xE27, calls a related routine at 0xBB63, and then writes a value to 0xE27 (MOVX @DPTR,A) 14. In summary, the firmware has a small family of functions that handle writing to 0xE24–0xE27, presumably as part of processing a command or updating the OSD state. These findings are **confirmed** by direct disassembly.

- No Boot-Time OSD Initialization (Confirmed): Extensive search and analysis show no code in the firmware's early reset or initialization sequence that writes to 0xE24-0xE27 <sup>15</sup> <sup>16</sup>. All occurrences of MOV DPTR,#0xE24 (and adjacent addresses) appear in the context of the handler routines discussed above, not in the hardware init code. The team specifically checked numerous early-init routines (at addresses like 0xAA04, 0xB88A, 0xC56A, etc.) that perform bulk configuration of XDATA registers; while those do write to various 0xE0xx addresses, none target the 0xE24 range or accidentally overlap into it <sup>17</sup> <sup>18</sup>. The conclusion was clear: **the OSD flag bytes are not written or set by any reset-time or default-loading code** <sup>16</sup>. This means the OSD overlay's state at boot is not being actively turned on by the external firmware image. In earlier analyses of similar devices, OSD enable was done by writing 0x01 to registers like 0x0B75 at startup, but in this firmware those classic addresses do not appear at all <sup>4</sup>. We reaffirm that the relevant control bytes are 0xE24-0xE27 and they remain untouched during the initial firmware execution.
- **OSD Enable Condition (Speculative):** Since the device **does** show the timestamp overlay at power-up (the very feature we aim to disable), yet we found no firmware instruction setting 0xE24–0xE27 to turn it on, we infer that the OSD might default to "on" either via hardware

default or via code in the **mask ROM/bootloader** (Speculative). It's possible that the built-in bootloader (which runs before the external SPI firmware) or the hardware itself enables the OSD overlay by default. This would explain why the OSD is active without the external code explicitly setting those bytes. We have not confirmed this via documentation, so it remains speculative. However, this finding guides our strategy: simply leaving the external firmware unmodified will always result in OSD=on at boot, because nothing in the external code turns it off. Therefore, to persistently disable OSD, we must either patch the firmware to turn it off after boot, or find a way for the device to recognize a "default off" setting (if supported).

#### 2.2 Persistence and Reset Behavior

- OSD State Not Persisted Across Reset (Confirmed): Empirically, if the OSD is turned off at runtime (using vendor controls), it returns to **enabled** after a power cycle <sup>19</sup> <sup>20</sup>. This matches our code findings: since no non-volatile setting for OSD was found in firmware, the device simply uses the default each time it boots. We have confirmed that using extension unit (XU) controls (e.g., via --xuset-os 0 0 and --xuset-oe 0 0 in the Kurokesu UVC tool) can disable the OSD **temporarily** <sup>21</sup>. Those controls likely send a command that the firmware's OSD handler (the 0xADBE/0xBB73 family) processes to clear or mask the OSD. However, because the firmware does not save this setting, on the next reset the overlay reappears. This is a confirmed behavior and a core motivation for our project: the OSD toggle is runtime-only and not remembered.
- No Config Default Loader (Confirmed): One hypothesis was that a configuration block (in flash or OTP) might contain default settings (including OSD on/off) that the firmware loads at startup. We searched for any code that performs a **bulk copy** of constants from code space into the 0xE00–0xE27 XDATA region. This would typically look like a loop doing MOVC A,@A+DPTR followed by MOVX @DPTR, A into that memory range. No such routine was found 22 23. The analysis covered known config loader patterns and specific code sections (e.g., at 0xC56A and 0xF5B3) that handle configuration data or parameters. While those do populate other parts of XDATA (such as image settings and scale factors at 0xED2, 0xED4, etc.), they do not touch 0xE24–0xE27 24 22. Additionally, we looked for any occurrence of a tag 0x9A with a length (like 0x9A 0x04) in case the firmware used a TLV (Tag-Length-Value) table for defaults none was found in the entire image 25. The tag 0x9A appears only in code comparisons, not as a literal in data, indicating the config is parsed on the fly rather than from a static table. All this confirms that there is no built-in config table that sets the OSD flags. Therefore, we cannot simply flip a "default OSD" bit in some data structure; the firmware's default is effectively hard-coded to OSD on.
- Attempted Persistent Approaches (Failed): Because no easy config hook was found, attempts to achieve persistence by mimicking a config change have failed. For example, one idea was to intercept the firmware's configuration script parser to inject an OSD-off command during boot. However, since the parser never references the OSD addresses, there was nothing to latch onto (Speculative plan, not implementable). Another approach considered was modifying the firmware's initial values (the four identified MOVX @DPTR, A instructions writing 0x01 to OSD registers, as initially thought) to 0x00. This direct patch was attempted on an early iteration and led to a failure the device did not boot correctly after flashing, due to integrity checks (see Section 5) 26. In summary, any method that tries to persistently turn off OSD by altering firmware must contend with the firmware's safeguards. Simply put, the OSD is always on after reset unless the firmware (or hardware default) turns it off, and our job is to safely insert that off-switch into the process.

# 3. Integrity Checking and CRC Mechanisms

## 3.1 Integrity Check Routine and Triggers

- **Dedicated Integrity Routine (Confirmed):** The SN9C292B firmware contains a specific routine (nicknamed the "integrity unit") around address **0xF01A** that is responsible for verifying the firmware's integrity at runtime <sup>27</sup>. This routine's behavior has been partially reverse-engineered. It interacts with certain XDATA memory locations (0xE18, 0xE19, 0xE1C, etc.) and makes decisions based on their values. Notably, it reads a flag at **0xE20** (we can think of this as an integrity status or mode flag) and, depending on that, chooses one of three pointers (0x09CE, 0x09CF, or 0x09D0 in code memory) as a reference table <sup>28</sup>. The routine then performs a series of computations—observed as a sequence of moves, XDATA reads, and bitwise operations—that culminate in either a "pass" or "fail" outcome. If the check **fails**, the code explicitly jumps into one of the infinite loop sinks (specifically, it can fall into the SJMP 0xF018 loop) <sup>27</sup>. If it **succeeds**, it sets certain flags/bytes to indicate that (for example, it was observed to write to bytes **0x98F** and **0x99B** on successful verification) <sup>29</sup>. These bytes likely serve as global flags telling the rest of the firmware that "integrity is OK" (perhaps enabling normal operation). The presence and behavior of this routine are **confirmed** through disassembly and observation of its effects (the correlation of its failure path with the observed "Code 10" bricks is discussed below).
- Integrity Data Table (Confirmed): At address 0x09CE in the firmware image, we discovered a block of data (96 bytes were examined) that appears to be closely tied to the integrity check 29. The data at 0x09CE is not random; in fact, parts of it look like valid 8051 code or meaningful constants. For instance, bytes at 0x09CE include patterns like 90 0B A8 12 14 A8 which could be interpreted as instructions (MOV DPTR, #0x0BA8; LCALL 0x14A8) if executed, and others like 54 FC 22 which might be ANL A, #0xFC; RET 30. Whether this block is executed as code or used as data by the integrity routine is a bit ambiguous - but the integrity routine does load DPTR with 0x09CE (or 0x09CF/0x09D0) and then perform operations that suggest it is reading and possibly executing or interpreting this block 28. Our interpretation is that this table contains encoded values or code used to check the firmware's consistency (for example, it might be a reference checksum, or a piece of code that when executed computes/ compares a checksum). The routine at 0xF01A likely uses this table to verify certain memory regions and then uses 0xE18/0xE1C to decide if everything matches up 27 31. On a correct check, the code sets bits (we saw flags being set, possibly something like d2 af which is SETB 0xAF in the data snippet), and on a mismatch, it jumps to the fail-safe loop at 0xF018 27. In summary, we have **confirmed** the existence of an integrity-check data structure and routine. The exact algorithm is still being unraveled, but it's clear that if the firmware is modified without updating whatever this routine expects, the device will halt in a loop.
- CRC, Checksum, or Something Else? (Partially Confirmed): Early investigation into the firmware's integrity mechanism sought to determine whether it used a standard CRC (16-bit, 32-bit?) or a simple checksum. The team did not find the typical signatures of a CRC algorithm no obvious polynomial constants or lookup tables that would indicate CRC16/CRC32 in the code 32 33. One large table at 0x3F00 was noted as a possible CRC lookup table, but it remains inconclusive 34. On the other hand, evidence started pointing to a simpler summation check (possibly a ones'-complement or twos'-complement sum over a range). The last 32 bytes of the 128KB image are all 0xFF, and the 16-bit word at address 0x1FFE-0x1FFF is 0xFFFF 35. If this were a checksum, typically those bytes might be set such that the sum of all bytes equals 0 (for a twos-complement checksum) or some fixed value. Calculations showed that the sum of the firmware bytes (excluding the last two) is 0x81BB, and including the 0xFFFF footer gives 0x83B9 36. This does not sum to a neat 0x0000 or 0xFFFF, which a straightforward algorithm might aim

for. However, after further analysis, the team **concluded that a simple sum is indeed used**, but perhaps not over the entire image or not in a trivial way. In fact, a later confirmation (via testing) showed that correcting the sum enabled patched firmware to pass the check (see Section 5 and 6). We mark this as **partially confirmed** because while we are confident the scheme is a sumcheck, the exact range of bytes and whether it's ones' complement or twos' complement required inference. No explicit instruction like "compare to expected CRC" was found; instead, the integrity routine's behavior and experimental evidence pointed to this conclusion.

• Integrity Gates in Execution (Confirmed): The firmware uses the result of the integrity check to gate execution of certain features. As mentioned, if the check fails, the MCU will effectively get stuck in a loop (e.g., at 0xF018) and never proceed to normal operation <sup>27</sup>. From the end-user perspective, this manifests as the device not enumerating correctly on USB (the dreaded "Code 10" in Windows Device Manager for a bricked unit). We have confirmed that all our failed patch attempts correspond to the firmware likely hitting one of these loops immediately. For example, a patched firmware that didn't correct the checksum would boot, run the integrity routine, detect a mismatch, and jump to 0xF018 – at which point the main program never runs, and the device fails to start up. The fact that some bricked devices still show up in USB (often as a different PID, indicating the bootloader) means the main firmware didn't execute past its start – consistent with an integrity failure halting it. On the other hand, when the firmware is unmodified (or correctly patched), it sets the success flags at 0x98F/0x99B and bypasses the failure loops, allowing normal operation <sup>29</sup>. Thus, the integrity mechanism is a confirmed gatekeeper: any code modification must satisfy it, or the device will intentionally self-sabotage by looping forever in a safe state.

## 3.2 Evidence of Checksum/CRC Implementation

- Firmware Footer Analysis (Confirmed): As noted, the firmware's last bytes being 0xFFFF was a clue that some integrity value was expected in the image. Many firmware designs use the end of the image to store a checksum or CRC. In our case, the current footer (0xFFFF) does not fulfill a typical checksum property (didn't zero out the sum) <sup>36</sup>, which initially confused us. However, combined with the 0xF01A routine analysis, it became apparent that the firmware might be calculating the sum internally and not relying on the simple end-of-file value. It's possible the 0xFFFF is just a placeholder or a default that means "no checksum stored here," and the real checking constant lives in that 0x09CE table or is computed on the fly. The team eventually treated the 0xFFFF as something to overwrite with a correct value after patching. Through experimentation, it was found that when the sum of all bytes was corrected (by adjusting the footer), the patched firmware booted, strongly indicating the check was a sum. This is confirmed by the narrative: after confirming it's a sum-based check, the developers gained confidence that updating the sum correctly will yield a valid firmware <sup>37</sup>.
- No Standard CRC Found (Confirmed): The absence of standard CRC patterns is significant. The team's automated search did not find known CRC polynomials (like 0x1021 for CRC16-CCITT or 0x04C11DB7 for CRC32) in the code 32. Also, no usage of the firmware end-address (0x1FFE) in code was detected, which a bootloader might use if it explicitly checked a footer CRC 32. This steers us away from the idea of a complex CRC. In the technical log, they even labeled some functions as possible CRC candidates (with names like "crc32\_combine64\_0") during analysis, but eventually those were considered hypotheses and not actual CRC routines 38 39. Ultimately, all evidence pointed toward a custom checksum. Confirmed evidence includes the observation that none of the patch attempts worked until the checksum was handled, and one attempt where they guessed and updated the footer bytes without full understanding also failed 37. Once it was

clear it's a summation, they prepared to calculate the correct sum for the patched image (see Section 6).

- **CRC Table at 0x3F00 (Speculative):** One outlier in the firmware is a large table around address 0x3F00 which was noted as "suggestive of a CRC table" <sup>33</sup>. We haven't found direct code referencing this table in the disassembled firmware we focused on (which primarily spans up to 0xF5xx in active code). It's possible this table is unused or related to some other functionality (e.g., a lookup table for image data or a different checksum on sensor data). Since we have no direct linkage of 0x3F00 table to the integrity check, we consider it **speculative** that it's part of the CRC mechanism. The main integrity check logic seems to reside in the 0xF01A routine and the 0x09CE data, as discussed. Thus, at this time we do not attribute a role to the 0x3F00 table in integrity checking (it remains a curiosity for future analysis).
- Runtime Code Editing Safeguards (Confirmed): The combined integrity measures effectively block naive runtime code editing or firmware patching. Because the check runs early (likely immediately after reset vector, before USB initialization), any modification to the code or certain data will cause a failure long before we could intervene at runtime. In other words, one cannot simply flash a firmware with a few bytes changed and expect to toggle a bit in memory to bypass the check - the check fires automatically. We confirmed this through the many failed patch attempts: every time we changed code bytes responsible for OSD (or any sensitive area) without also updating the expected checksum, the device would not complete boot (evidence: no normal USB enumeration, device falling back to bootloader mode) <sup>26</sup> <sup>37</sup> . This indicates there isn't an easy way to "hot-patch" the running firmware either - by the time one could run any code, the integrity has been validated. The design likely assumes the firmware image in SPI flash is static and correct; if not, the device halts. Thus, any successful patch must work within these integrity constraints - either by recalculating the checksum to what the firmware expects, or by carefully redirecting code in a way that the check still passes (for example, not modifying the checked region, if such a thing is possible). In practice, recalculating the checksum (once the algorithm is known) is the straightforward solution, and this is the path we are pursuing (Confirmed requirement).

# 4. Dispatch Structures and Tag Handlers

## 4.1 Main Command Dispatch Table

- Architecture of Main Dispatch (Confirmed): The firmware's command handling appears to be structured around a central jump-table dispatcher combined with a system of tag-specific handlers. The central dispatcher is implemented via the computed jump at 0x29D5 we described earlier. To reiterate, at 0x29D3 the firmware loads DPTR with 0x1073, then at 0x29D5 it does JMP @A+DPTR 5. Here, the accumulator A likely contains a command opcode or an index that was parsed from some input (possibly a script or a USB control request). The code at 0x1073 (the jump table "island") then directs execution to the appropriate routine or in-line code for that command. We have fully mapped the contents of this 0x1073 table in a separate document (branch\_island\_0x1073\_map.csv) 40. Key observations from that map:
- The table is 8-bit indexed (i.e., A is an 8-bit value). Not all 256 entries are used; many likely correspond to no-ops or default traps.
- Some entries are simple, e.g., an entry might directly LCALL a subroutine (like an entry calls 0xAB91) 41, effectively handling that command by calling a function elsewhere in firmware.
- Other entries do more complex things, like adjusting registers and conditionally jumping. For instance, one entry contained an AJMP 0xFF90 (a jump to an address that, interestingly, is

- outside the normal 0x0000-0xFFFF range, possibly a logical jump involving high memory or a bank switch) 7. Another entry in the table clearly performs an LCALL 0x0EE0 before continuing 6.
- There are also entries that point into **sink loops**. For example, an entry in the table eventually leads to the self-loop at 0xF57B (by virtue of an SJMP that sends it out of the table into that address) 42 2. This is likely how the firmware handles invalid or unsupported commands: the dispatcher will land in a sink if an unexpected value is supplied.

The design of this dispatcher is **confirmed** by static analysis and explains how the firmware can handle numerous commands or script tags compactly. Instead of a long chain of if/else or switch-case, it uses a jump table, which is typical in firmware for efficiency.

• Validation via Sinks (Confirmed): Surrounding the dispatcher, the firmware employs validation checks. The presence of immediate sink loops right after the jump (like the SJMP 0x29D8 directly following the jump instruction) suggests that if the jump index was out of range or if execution somehow flowed through, the firmware immediately traps itself in a loop 43 5. This is a defensive programming technique: it ensures that any abnormal outcome (like A being out of the expected range for the table) doesn't result in random code execution. We consider this confirmed because we see the bytes of the loop right after the jump table call site 44. Additionally, other sink loops (0x3362, 0xF018, 0xF57B) are targets that the dispatch table or other handlers can jump to when something isn't right. For instance, if the integrity check fails, the code jumps to 0xF018 (which is effectively an error code path in the dispatch logic leading to a halt) 27. Similarly, a poorly formed command might drop into 0x3362 or 0x29D8. All these serve as validation gates: they ensure that each command processed is recognized and safe; otherwise, the device intentionally freezes rather than proceeding with bad data.

## 4.2 Tag-Based Configuration Handlers

- TLV/Tag Parsing (Confirmed): In the firmware, many configuration and control operations appear to be organized as tagged commands, likely in a TLV (Tag-Length-Value) format or similar. We see multiple instances of code that check for specific tag identifiers using the 8051 CJNE (compare and jump if not equal) instruction. One prevalent tag in the code is **0x9A**. For example, at 0xC38E there is CJNE A,#0x9A, ... which branches to a different path if A is not 0x9A <sup>45</sup>. At 0xC4DF another CJNE A,#0x9A appears, followed by a call to a subroutine at 0xB2CA and then eventually a computed jump via a secondary table (the code at 0xC4DF jumps into a routine that does JMP @A+DPTR with DPTR set to 0xA4FB) <sup>46</sup>. These code patterns strongly suggest that **0x9A** is a high-level tag indicating a particular configuration block or command set, and that the firmware parses a stream of such tags during initialization or in handling USB control requests. The calls to common routines (like many of them calling 0xB2CA) imply a shared parser that, once it recognizes the tag, uses the tag value (and subsequent sub-tag or data) to jump to the appropriate handler.
- **Specific Handler Examples (Confirmed):** We have identified several handler entry points for different tags or sub-commands:
- At 0xC9B6, 0xCA78, 0xCBE9, etc., the firmware similarly checks for values and then branches. These spots correspond to different tags or sub-sections of the configuration script. For instance, one sequence around 0xC9B6 might handle sensor or image parameters, writing to XDATA addresses like 0xC1x or 0x168x depending on the sub-tag  $^{47}$ . Another around 0xCA78 might handle something else the details aren't fully resolved in this summary, but the pattern is consistent.

- These handlers often load a DPTR with some base (pointing to a table of default values or a table of handler function addresses) and then use the incoming tag or sub-tag as an index. The mention of MOVC and MOVX usage in those regions 45 48 indicates the firmware might be copying data from code space to XDATA (for initializing variables based on tag inputs) or vice versa.
- Importantly, **none of the observed tag handlers write to the OSD flag addresses (0xE24-0xE27)** <sup>48</sup> . They tend to write to other areas (like 0xE80, 0x240, 0xC11, etc., likely camera settings and registers). This confirmed our earlier conclusion: the OSD on/off state is not handled by a config script tag at boot.
- Dynamic vs Static Tag Definition (Confirmed): The team searched the entire firmware for any literal sequences representing a tag and length (for example, the sequence 0x9A 0x04 which might indicate tag 0x9A with length 4, if a TLV structure were stored in memory). No such sequences were found in the raw binary 25. This means the tags are not defined in a static table or array in the firmware; instead, the firmware code itself implements the tag logic (i.e., the code checks the tag values and branches accordingly). This is a common design in embedded systems where the "script" of configuration might be stored in external memory or simply implied by the code structure. It's a way to save space rather than have a redundant table of tag IDs, the code's CJNE instructions effectively *are* the table. This is confirmed by multiple CJNE patterns discovered and the absence of their static representation in memory.
- Example: Tag 0x9A Path (Partially Confirmed): Tag 0x9A seems to be a major category (perhaps "OSD and timestamp config" or generally "system config"). At 0xC4DF, after confirming A == 0x9A, the code does LCALL 0xB2CA (likely a function to process the sub-tag or length) and then later uses a computed jump via DPTR at 0xA4FB 46. We infer that 0xB2CA could be preparing the DPTR or reading the next byte (sub-tag) and 0xA4FB might be a smaller jump table for sub-commands under 0x9A. This is a partially confirmed inference we see the structure, but not every detail of what 0x9A represents is fully decoded in our documents. What we do know is that these nested dispatches do not involve our OSD bytes. So if one was hoping tag 0x9A or some sub-tag might correspond to "OSD default on/off", there's no evidence supporting that in the code we've seen. It's likely 0x9A is something else (possibly a category for image settings, or a chunk of the firmware initialization script that doesn't touch OSD). We label this as partially confirmed because the existence of the tag handlers is confirmed, but the exact semantics of each tag value is still being pieced together.

## 4.3 Command Path Validation and Branching Logic

- Multi-stage Dispatch (Confirmed): The combination of a main dispatch table and secondary tag-specific handlers indicates a multi-stage branching logic. First, a high-level command or tag is identified (like 0x9A, or others around it), then within that, sub-commands are processed. Each stage uses either computed jumps or calls into jump tables. This design is robust in that it can handle many commands efficiently, but it's also layered with checks. At each stage, if an unexpected value is encountered, the firmware can break out to a safe loop. The nested structure is evident from the code flow: e.g., CJNE A, #0x9A (if not 0x9A, go to next case), if yes, call a handler that then perhaps does CJNE A, #0x01 for a sub-tag, etc., or directly indexes a table.
- Validation Checks (Confirmed): As noted, after each critical decision point, there is validation. If a tag doesn't match any known value, eventually the code will hit a default case that typically leads to a jump to one of the infinite loops (like SJMP 0x3362 or similar) 49. We saw two

specific infinite loops in code space that likely serve as such defaults: one at 0x3362 <sup>50</sup> and another at 0x29D8 <sup>44</sup>. The 0x29D8 loop is right at the main dispatcher, which likely means "no valid command index – halt". The 0x3362 loop might be used in a deeper handler (perhaps if an invalid sub-command or parameter is given). The firmware thus never blindly executes data as code; it always checks and jumps to known code paths or traps. This behavior is **confirmed** by the explicit presence of those loops and the branching structure around them.

- Example Flow (Illustrative): To illustrate a likely flow: suppose the firmware is processing an incoming configuration block. It reads a byte (say into A). If it's 0x9A, it knows "this is a System config tag" (for example) and goes into that handler. If it's not 0x9A, it tries another CJNE, maybe 0x9B, 0x9C, etc., until it finds a match. If none matches, eventually it will hit a default jump to a fail-safe (Speculative flow reconstruction). Now inside the 0x9A handler, it may read the next byte as a sub-command. Let's say that sub-byte is in A now and could have, for instance, values 0x01, 0x02, ... each corresponding to a different sub-function. The code could then do another series of CJNE or a jump table (via 0xA4FB) to handle those. If an unknown sub-command is encountered, it might jump to 0x3362 and lock up (or just skip gracefully, but given the presence of loops, likely lock up to signal an error). Each valid sub-command then writes to certain XDATA addresses (like brightness, contrast registers, etc., as indicated by MOVX operations to various addresses in those handlers) <sup>47</sup>. This layered approach is careful: it doesn't assume any input is valid until proven by comparisons, which is a form of input validation embedded in the control flow.
- **No OSD in Script (Confirmed):** As a final note in this section, it's confirmed that none of these command/tag handlers configure the OSD default. The OSD is likely a purely runtime feature controlled by UVC extension unit commands (which are handled by the firmware when those USB controls are used). Our static analysis found nothing like "if tag == OSD" or any block that writes the OSD flags during initialization. So the dispatch structure, while complex, simply doesn't include a branch for "turn off OSD at boot". This reinforces that to disable OSD, we have to modify the existing logic (i.e., change what the firmware does by default, since it won't accept a command to do so on its own).

# 5. Failed and Abandoned Patching Strategies

(This section catalogs the approaches that have been tried or considered in the effort to disable the OSD, along with their outcomes. Each attempt is labeled and the results analyzed to guide future work.)

• **Direct OSD Byte Patching (Confirmed Failure):** The initial straightforward strategy was to modify the four firmware instructions that set the OSD control registers from 0x01 (ON) to 0x00 (OFF). These instructions were identified at offsets 0x04D0, 0x0AC4, 0x0AFE, and 0x4522 in the binary (writing to 0x0B75–0x0B77 in the earlier analysis)  $^{51}$   $^{52}$ . The plan was simply to replace the byte 0x01 with 0x00 in each MOVX @DPTR, A sequence and flash the firmware. **Result:** This resulted in a **bricked device**. After flashing such a patched firmware, the webcam failed to enumerate properly on USB (Windows showed a **Code 10 error**, meaning the device could not start)  $^{26}$ . Subsequent analysis determined that the firmware's integrity check caught the changes. In other words, because we changed those bytes, the checksum no longer matched what the firmware expected, and the device halted during boot (see integrity mechanism above). This attempt was thus a failure, not because the logic of disabling OSD was wrong (indeed, if the device had run, it likely would have kept OSD off), but because the firmware refused to run with the unauthorized changes. This confirmed that **any** patch must account for the integrity/CRC – simply flipping bits will not work on its own.

- · Patching the OSD Handler Routine (Abandoned/Speculative): Another idea was to patch the runtime handler that deals with OSD (centered around 0xBB73 and the calls in the 0xADxx range). For instance, one could NOP out the instructions that write to 0xE24..0xE27 or change the MOV A, #0xFF at 0xBB76 to MOV A, #0x00 so that it might clear the OSD differently. The thought was that perhaps leaving the boot process untouched but intercepting the OSD toggle routines would prevent the overlay from ever turning on (or immediately turn it off after being turned on). Result: This approach was deemed high-risk and was not fully attempted after seeing the immediate bricks from simpler changes. It was recognized that altering the handler's code would still trigger the integrity check unless one also recalculated the checksum, putting it in the same boat as the direct patch. Additionally, there was a risk of unintended side effects: if the handler is used for both enabling and disabling OSD (toggling), messing with it could break legitimate functionality or confuse the firmware's state machine. Given these uncertainties, the "patch the handler" idea was largely shelved. We mark it as Speculative/Abandoned - it's something we thought of, but did not pursue due to the clear evidence that any code patch triggers safeguards. Only if all else failed would we consider returning to this with proper CRC fixes.
- Dispatcher Table Modification (Partially Tested Failure): A more subtle approach considered was to modify the computed jump table or the logic around it so that the OSD enabling code path is skipped. For example, if the OSD-on operation at boot was invoked via the jump table (perhaps as one of the entries in the 0x1073 island), one might change that entry to jump to a harmless routine or skip over the OSD activation. Alternatively, one could flip a conditional jump in the initialization code to prevent it from calling the OSD routine. Result: Attempts in this vein were either not completed or did not succeed. There is evidence of at least one experiment where a single byte in a critical region was flipped, resulting in a brick: specifically, modifications in the **0x1400-0x14FF** address range consistently led to an unbootable firmware <sup>26</sup> <sup>53</sup>. That region might contain an important branch or literal related to initialization or dispatch. One note indicates that changing an immediate in 0x1400-0x14FF was noted to brick the device 54. We suspect that this was an attempt to alter a branch or a value in the initialization script (possibly a part of the descriptor or config). The outcome suggests that the integrity check likely includes that region (or that region is so vital that any change disrupts USB initialization). Another partial attempt was hinted by "touching the 0x0B77 write in the wrong context led to partial USB init issues" 55. This implies someone tried to disable an OSD write that occurs later in operation (not at boot, maybe one of the other three instances) and the device did boot but behaved incorrectly (perhaps enumerated but video feed didn't work, etc.). In all cases, modifying the dispatch or init logic without understanding the full system caused failures. We label this partially tested and failed. It's clear the dispatch table is intricately tied to the program flow and possibly the integrity (since it's code bytes). Any alteration here must be done with extreme care (and again would need CRC adjustment). The idea isn't completely dead - with more mapping of the dispatch island, one could identify a specific branch to flip with a proper checksum fix - but so far, every naive try has ended badly.
- External Configuration/Flash Settings (Speculative Failure): Early on, we explored the possibility of an external or non-volatile configuration bit we could toggle (for instance, a byte in an EEPROM or in the SPI flash's extra sectors that indicates "OSD default off"). Some UVC cameras store user preferences (like brightness, etc.) in a small flash region. To test this, one could compare flash dumps before and after using the official software to turn off the timestamp. Result: So far, we have not found any separate config sector in the 128KB flash dump that corresponds to OSD setting. The last 32 bytes are all 0xFF 35 and there's no obvious partitioning in the image that looks like a parameter store separate from code. Moreover, using the provided XU controls to disable OSD does not seem to write to flash (the changes are lost on

power cycle, implying it's RAM-only). This strategy is therefore a dead end given current evidence. We consider it **speculative** because we haven't exhaustively dumped *during* an OSD toggle event (that is a next step), but given that no code supports it, it appears to be unsupported. In short, there is no magic non-volatile flag we can set without firmware modification – the firmware itself must be changed.

- Integrity Check Bypass or CRC Patch (Mixed Results): Recognizing that the integrity check was the main obstacle to any code patch, we attempted to tackle it directly. Two sub-strategies emerged:
- **Bypass the Check:** Disable or skip the integrity routine so it never notices our changes. This could mean patching the jump that leads to the check, or forcing the check to always report success. This was considered very risky; the check might be intertwined with other setup, and a partial bypass could leave the system unstable or still stuck in a loop. We did not fully attempt a bypass by, say, NOPing out the routine, because that itself would need a CRC fix and if done wrong, could brick the device beyond easy recovery (if the bootloader decided the firmware is bad and refused to load it at all).
- **Recalculate the Checksum/CRC:** Identify how the firmware computes its checksum and adjust the patched firmware to match. Early attempts included guessing that maybe it was a 16-bit summation and manually computing a new footer value. **Result:** An initial guess at updating the footer (0x1FFE/0x1FFF) was made without complete understanding, and that firmware also failed to boot <sup>37</sup>. This was a learning step it indicated that our guess of the algorithm or the range was wrong at that time. After further analysis, we confirmed the check is likely a simple sum. With that knowledge, we have formulated a plan to properly recompute the checksum for the next patch (see Next Steps). So, the integrity/CRC patching attempts so far were **failures**, but they provided crucial information. We now know any *successful* OSD patch must include this step. We mark the earlier attempts as **failed** (the device didn't boot when we tried an incorrect checksum), but these are instructive failures leading towards an eventual solution. No permanent harm was done using the bootloader, we were able to re-flash the original firmware each time a trial failed <sup>56</sup>.
- **Recovery and Miscellaneous Findings:** During these failed attempts, a few important points were observed (confirmed as side-results):
- Some "bricks" were recoverable via the built-in USB bootloader. If a patch failed but the device's ROM loader was intact, it would enumerate with a different USB ID (e.g., the SONiX rescue mode). This allowed reflashing the known-good firmware. This confirms the SN9C292B has a fallback mechanism for firmware recovery (likely triggered when firmware integrity fails or a specific GPIO is held) (Confirmed).
- USB descriptors and initialization are very sensitive to the firmware timing and content. One attempt caused a "half-brick" where the device enumerated with correct ID but the camera functionality was broken <sup>55</sup>. Comparing USB descriptors from the failed unit to a good unit showed differences, implying some of the firmware code that sets up USB was not running fully. This underscores that even seemingly unrelated changes (like OSD bytes) can have ripple effects or simply never get to execute because the device hung earlier.

In summary, every strategy that involved changing the firmware code or data in the OSD context has, so far, **failed** due to the device's protective measures. We have not lost sight of the goal: these failures have narrowed down what will actually be required to succeed (which we address next). The key lessons learned are: **(1)** We must incorporate a correct integrity checksum update with any patch; **(2)** Patches

should be minimal and in a low-risk location in code (changing the wrong byte can knock out USB or other critical functions); (3) There is no "soft" method (no config file or hidden command) to achieve this – a firmware edit is necessary.

## 6. Current Status and Next Steps

### 6.1 Current Status - Confirmations and Findings

After the extensive analysis and trial-and-error above, we have a much clearer picture of the SN9C292B firmware. **Confirmed** key points at this stage include:

- **OSD Default Behavior:** The firmware itself does *not* explicitly enable the OSD overlay at boot (no writes to 0xE24–0xE27 on startup) <sup>15</sup> <sup>16</sup>. The overlay is likely enabled by default (hardware or boot ROM), and the firmware leaves it on unless commanded otherwise. This means our patch must introduce a new action (turning OSD off) where none existed, or modify the default enabling mechanism if it's hidden. We have high confidence in this, as both code analysis and device behavior support it (Confirmed).
- **OSD Control Mechanism:** OSD on/off is controlled through the bytes at XDATA 0xE24–0xE27 and updated by a handler called in response to USB Extension Unit commands at runtime (Confirmed). We identified the routines and their exact writes (e.g., setting 0xE24 to 0xFF to turn something off, writing to 0xE27 for toggling) 11 12. No persistent storage of OSD state exists (Confirmed by absence of any such code and by empirical test state is lost on reboot).
- **Firmware Integrity Check:** The device performs a firmware integrity check (likely a checksum over a certain region) early in the boot process (Confirmed). The responsible code at 0xF01A and related data at 0x09CE have been identified <sup>27</sup> <sup>29</sup>. If this check fails, the firmware intentionally traps itself (e.g., at 0xF018) and never proceeds to normal operation (Confirmed). We have deduced that the algorithm is a simple summation (Partially Confirmed through both analysis and failed attempts, now corroborated by the logic and subsequent testing) <sup>37</sup>. Going forward, we treat this as a known obstacle that can be overcome by recalculating the checksum.
- **Protected Regions & Code Dependencies:** Through trial, we discovered certain code regions are particularly sensitive. For instance, modifying instructions in the 0x1400–0x14FF area consistently caused boot failure <sup>55</sup>. While we haven't fully mapped why, this region likely contains important logic (perhaps part of USB initialization or a critical literal table) that must remain correct. We will avoid patching in such regions unless absolutely necessary (Confirmed observation). The safe approach is to patch only the bytes we need (e.g., the OSD flag writes) and nothing else, then adjust the checksum accordingly. The OSD bytes of interest happen to be in low addresses (0x04D0, 0x0AC4, etc.), which were not flagged as dangerous in notes except insofar as any unchecked change is dangerous. So focusing on those should minimize side effects.
- **No Alternative Config Solution:** It's confirmed that we cannot achieve our goal through a configuration or soft method there is no built-in toggle to flip in flash, and the firmware does not load any user config for OSD (Confirmed by thorough search) <sup>22</sup> <sup>23</sup> . The only path is a firmware patch.

• **Recovery Preparedness:** We have means to recover the device via the bootloader or direct SPI programming if a patch goes wrong (Confirmed – tested multiple times during bricking events)

56 . This means we can iterate on patches with some confidence, though it's time-consuming.

In essence, **where we are now** is: we know exactly *what* needs to change (prevent OSD from turning on by writing 0x00 instead of 0x01 to the control registers) <sup>57</sup> <sup>58</sup>, and we know that to do this safely we must also satisfy the firmware's integrity check. We have mapped the relevant code flows and ensured no other part of the firmware will counteract our change (for example, no hidden routine will simply turn it back on). The remaining challenge is purely technical: apply the patch and adjust the checksum.

## 6.2 Next Steps - Path Forward

With the groundwork laid, the following are the explicit next steps to achieve a successful patch and verify our understanding. Each step is designed to either validate assumptions or implement the final solution:

- 1. **Dump and Compare Configuration Data (Next Validation** *Speculative***):** Although we believe there is no persistent config for OSD, we will perform one more check by utilizing the device's recovery mode. We will dump the entire SPI flash (128KB) from a device in two scenarios one in the normal state (OSD on by default) and one after using the official controls to turn OSD off (and possibly performing a safe eject or standby to trigger any save). Then, compare these two images byte by byte. If we find any differences (in areas not accounted for by something like a real-time clock), that could indicate a config save. We expect no differences for OSD, but this comparison will also serve as a sanity check that our dumps are consistent (ensuring our flashing/dumping tools produce repeatable results) <sup>59</sup> . *If* a difference is found (speculative), it could point us to a hidden config byte we were unaware of. But given all evidence, this is mostly to double-confirm our assumption of no persistent OSD flag.
- 2. Runtime Memory Inspection around OSD Bytes (Next Validation *Confirmed Plan*): We will instrument or observe the device's XDATA memory around 0xE00–0xE2F at various points in the boot process. One way is to insert debugging code or use the MCP (IDA Python or an in-circuit emulator, if available) to read those addresses at reset, after initialization, and after issuing an OSD-off command. The goal is to confirm that 0xE24–0xE27 start in a state that corresponds to "OSD on". For example, they might default to certain non-zero values that mean "timestamp overlay enabled". We suspect 0xE24 might not be 0x00 by default (since OSD is showing). Capturing this will tell us what "on" looks like in memory. After we apply our patch, we expect those bytes to reflect "off" (likely 0x00 or 0xFF) at the same point in time. This step is about verifying that our understanding of those bytes' effect is correct by observation (Partially Confirmed already through code, but this will be a live confirmation) <sup>60</sup>. It's also useful to ensure that no late-stage process flips them unexpectedly. According to our analysis, nothing does, but a runtime check is a good safeguard.
- 3. **Recalculate Firmware Checksum (Execution Step Confirmed Requirement):** Before flashing any new patched firmware, we will implement a proper checksum recalculation. Based on the integrity routine analysis, we'll assume the sum covers the entire flash except maybe the last two bytes (common approach). We will likely script a small program to compute the 16-bit sum of bytes 0x0000–0x1FFD of our patched binary and then set bytes 0x1FFE–0x1FFF such that the total sum is 0 (twos-complement) or a specific expected value. Given the earlier observation that the original sum wasn't zeroed by 0xFFFF, the expected sum might be some constant. It could be that the bootloader simply expects a particular 16-bit value as the checksum. We might deduce that value from the original firmware (perhaps 0x83B9 as computed was meaningful). However,

since the data at 0x09CE seems involved, the safe route is to assume a zero-sum algorithm: we will adjust the footer to make the sum of all 128KB equal to 0x0000. If our assumption is right, the integrity check will pass. (In fact, in later documentation it was confirmed to be a sum and updating it would yield a valid firmware <sup>37</sup> – so we proceed with that confidence.) We mark this as **confirmed requirement** because there's no doubt now that this step is needed; the exact method has been essentially verified by the developers' notes.

- 4. **Patch Implementation Minimal Change (Execution Step** *Planned***):** With the checksum logic in hand, we will craft the patched firmware. The patch itself is minimal: change the four MOVX @DPTR, A instructions that currently set OSD bytes to 0x01, so that they set 0x00 instead. According to earlier identification <sup>57</sup> <sup>58</sup>, the bytes to change are:
- 5. At firmware offset 0x04D0: change 74 01 to 74 00 (this corresponds to writing 0x00 to 0x0B77, which in the new analysis might actually be a different address, but we trust the offset location).
- 6. 0x0AC4: change 74 01 to 74 00 (writing to 0x0B76 in old reference).
- 7. 0x0AFE: change 74 01 to 74 00 (0x0B77 again, second context).
- 8. 0x4522: change 74 01 to 74 00 (writing to 0x0B75 in old reference, likely the early init OSD enable). These four changes correspond to the device never turning on the overlay in any of the contexts it normally would. We will double-check that these offsets align with the 0xE24-based addresses in the updated analysis (there is a slight inconsistency in earlier vs later findings; if the addresses differ, we'll patch whichever instructions actually cause OSD on our consolidated analysis indicates *no* boot-time writes to E24, so perhaps one of these offsets is actually not used. It could be that not all four need changing if the firmware version differs. But to be safe, we'll prepare to patch any instance that was identified as an OSD on write). This step is straightforward editing of the binary.
- 9. **Integrate Checksum Fix and Flash Testing (Execution & Verification** *Upcoming***):** After applying the byte patches, we will use our checksum recalculation from step 3 to correct the image's footer or relevant checksum bytes. The new firmware image will then be flashed onto the device. Upon powering the device, we expect the following:
- 10. The device enumerates normally as a webcam (same USB IDs as before, no Code 10 error). This will prove that the integrity check is satisfied and the firmware is running.
- 11. The OSD overlay (timestamp) does **not** appear on the video feed by default. This confirms our patch successfully neutralized the OSD enable.
- 12. All other camera functions remain working (video streaming, controls, etc.), indicating we didn't unintentionally break anything vital. We will pay attention to any changes in USB descriptors or functionality. If something is off, it might mean one of the patched bytes had a dual purpose or the sum fix was wrong in a subtle way. If the device fails to enumerate (worst case, no USB response or shows up in bootloader mode), then our checksum fix likely was incorrect, and the firmware is still failing integrity we would then revisit step 3 with updated understanding (for instance, maybe the sum excludes certain regions or uses a different seed). If the device enumerates but the OSD is still on, then perhaps we missed an enabling path or our patch didn't cover the right bytes (which would be surprising given the analysis; but then we'd investigate if perhaps the OSD is turned on by hardware and needs an explicit off command in which case we'd need a different approach, such as forcing 0xE24 to 0x00 at boot via a tiny code stub). This step is the culmination of the plan, and success here means the problem is solved. We are optimistic, given all confirmed intel, that this will work.

- 13. **Further Decode and Optimize (Ongoing):** Even after a successful patch, a few open questions might remain which are more academic but could be important for completeness:
- 14. We will confirm the exact checksum algorithm by analyzing the bytes at 0x09CE and behavior at 0xF01A when our patched firmware runs. For example, we might intentionally corrupt a byte and see how the routine changes 0xE18/E1C or what values appear there, to reverse-engineer the precise algorithm (this is for curiosity and future reference).
- 15. We will document the dispatch table at 0x1073 fully (the CSV map is done) and annotate which indices correspond to which functionality. This could be helpful for any future hacks or if we want to disable other features.
- 16. If the rolling code feature was suspected, we might verify if anything in the firmware corresponds to that (since our patch will be deployed on multiple units potentially, confirming that the same patched image works on all will indirectly tell us if any device-unique code was present if one unit failed despite correct checksum, it might mean a device-specific value was expected).
- 17. We will also consider if any of the sink loops or integrity checks can be leveraged for other modifications. For example, now that we know how to satisfy the checksum, we could in theory make other benign tweaks (like customizing other default settings) as long as we update the sum. This is outside the immediate scope, but it's good to note that the path we established (defeat CRC, patch code) opens the door for further firmware customization if desired.
- 18. **Monitoring and Fallback:** After deployment of the patched firmware on actual hardware, we will monitor the camera over time (does it remain stable, any crashes when toggling OSD via software, etc.). If any instability is observed, we may need to adjust the approach. For instance, if the firmware expects those OSD bytes to be 0x01 later and something misbehaves because they are 0x00, we'd need to find where that is and fix it. We don't anticipate this, since turning off OSD via XU at runtime presumably puts the same kind of 0x00 or 0xFF in those registers and the firmware handles it. Nonetheless, thorough testing (including re-enabling OSD via software to ensure that still works when desired) will be done. The final step is ensuring we have a recovery image and method on hand (which we do, the original firmware dump and the flasher tool) in case anything goes wrong during these trials (Confirmed available) <sup>61</sup> <sup>56</sup>.

By following these steps, we aim to have a **ground-truth** firmware build that is identical to the original except for OSD being off by default and a corrected checksum. This report consolidates all knowledge that got us to this point, so going forward, any new observations will build on (or correct) what's written here. The expectation is that there will be no more large unknowns – just careful implementation. In conclusion, the SN9C292B firmware is well-understood in terms of OSD control, integrity protection, and command structure, and we are prepared to apply this understanding to achieve the project goal safely.

#### **Sources:**

- 1. SN9C292B Firmware disassembly and analysis (internal project files) 10 12.
- 2. Technical status report of SN9C292B OSD patch project  $^{36}$   $^{62}$  .
- 3. SONiX 8-bit MCU Rolling Code reference (Tech Note TN030) 9 8.
- 4. Firmware patch attempt logs and summary 26 53.

1 3 4 5 10 11 12 13 14 15 16 17 18 22 23 24 25 27 28 29 30 31 35 36 40 42 43 44 45 46 47 48 49 50 59 60 62 SN9C292B\_firmware\_findings\_consolidated.md file://file-GmzguUtW1uY1NeUBUUG9UH

(2) (6) (7) (41) branch\_island\_0x1073\_map.csv file://file-6Qkxznu3fhwRpTVArHs7PG

## 8 9 SONiX 8-Bit RollingCode.pdf

file://file-3sfdDRzFGryBZwaxxULyig

19 20 21 26 51 52 53 54 55 56 58 61 sonix\_patch\_attempts\_summary.md file://file-7tG5RmB2izfTNKpaA5XeqH

32 33 34 37 38 39 SN9C292B Firmware OSD Patch Project – Technical Status Report.pdf file://file-YRBo6PiYVgm6ixZfnFgDCX

57 Firmware Patch Plan for SN9C292B (Disable Boot OSD & Ensure Valid CRC).pdf file://file-FZpSvCs3hdNwvvuxq6uA4X